The necessity to obtain a better area coverage for services such as terrestrial digital television (DVB-T) is often obtained by using isofrequency channel repeaters. In this case the repeater receives at the input part of the transmitted signal and consequently an echo canceller is requested. The echo canceller is often based on a loop comprising a complex FIR filter with variable coefficients, that are calculated from the autocorrelation function of the received signal. In this paper, a hardware implementation of an Echo-canceller is presented. A board based on a Texas Instruments floating-point DSP and an Altera Cyclone II FPGA has been used for the final prototype. © 2007 IEEE.
Altamura, P., Cardarilli, G.c., Re, M., Del Re, A. (2007). Hardware implementation of an echo-canceller for DVB-T on-channel repeaters. In Conference Record of the Forty-First Asilomar Conference on Signals, Systems and Computers (pp.987-989). IEEE [10.1109/ACSSC.2007.4487367].
Hardware implementation of an echo-canceller for DVB-T on-channel repeaters
Altamura P.;Cardarilli G. C.;Re M.;Del Re A.
2007-01-01
Abstract
The necessity to obtain a better area coverage for services such as terrestrial digital television (DVB-T) is often obtained by using isofrequency channel repeaters. In this case the repeater receives at the input part of the transmitted signal and consequently an echo canceller is requested. The echo canceller is often based on a loop comprising a complex FIR filter with variable coefficients, that are calculated from the autocorrelation function of the received signal. In this paper, a hardware implementation of an Echo-canceller is presented. A board based on a Texas Instruments floating-point DSP and an Altera Cyclone II FPGA has been used for the final prototype. © 2007 IEEE.I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.