CARDARILLI, GIAN CARLO

CARDARILLI, GIAN CARLO  

Dipartimento di Ingegneria Elettronica  

Mostra records
Risultati 1 - 20 di 146 (tempo di esecuzione: 0.018 secondi).
Data di pubblicazione Titolo Autore(i) Tipo File
1-gen-2019 A clustering algorithm for scintillator signals applied to neutron and gamma patterns identification Pollastrone, F; Cardarilli, Gc; Riva, M; Costa Pereira, R; Fernandes, A; Cruz, N; Podda, S; Pompili, F; Pillon, M; Angelone, M; Marocco, D; Belli, F Articolo su rivista
1-gen-2005 A Comparative Evaluation of Designs for Reliable Memory Systems Cardarilli, Gc; Lombardi, F; Ottavi, M; Pontarelli, S; Re, M; Salsano, A Articolo su rivista
1-gen-2003 A fault tolerant hardware based file system manager for solid state mass memory Cardarilli, Gc; Ottavi, M; Pontarelli, S; Re, M; Salsano, A Intervento a convegno
1-gen-2000 A fault-tolerant 176 GBit solid state mass memory architecture Cardarilli, Gc; Marinucci, P; Ottavi, M; Salsano, A Intervento a convegno
1-gen-2004 A fault-tolerant solid state mass memory for highly reliable instrumentation Cardarilli, Gc; Ottavi, M; Pontarelli, S; Re, M; Salsano, A Intervento a convegno
1-gen-2015 A framework for dynamically-loaded hardware library (HLL) in FPGA acceleration Cardarilli, Gc; Di Carlo, L; Nannarelli, A; Pandolfi, Fm; Re, M Intervento a convegno
1-gen-2008 A full-adder based reconfigurable architecture for fine grain applications: ADAPTO Cardarilli, Gc; Di Nunzio, L; Re, M Intervento a convegno
1-gen-2016 A hardware framework for on-chip FPGA acceleration Lomuscio, A; Cardarilli, Gc; Nannarelli, A; Re, M Intervento a convegno
1-gen-2022 A M-PSK Timing Recovery Loop Based on Q-Learning Cardarilli, Gc; Di Nunzio, L; Fazzolari, R; Giardino, D; Guadagno, M; Re, M; Spano, S Intervento a convegno
1-gen-2017 A new electric encoder position estimator based on the Chinese Remainder Theorem for the CMG performance improvements Cardarilli, Gc; Di Nunzio, L; Fazzolari, R; Gerardi, L; Re, M; Campolo, G; Cascone, D Intervento a convegno
1-gen-2007 A New hardware/software platform and a new 1/E neutron source for soft error studies: testing FPGAs at the ISIS facility Violante, M; Sterpone, L; Manuzzato, A; Gerardin, S; Rech, P; Bagatin, M; Paccagnella, A; Andreani, C; Gorini, G; Pietropaolo, A; Cardarilli, Gc; Pontarelli, S; Frost, C Articolo su rivista
1-gen-2008 A novel error detection and correction technique for RNS based FIR filters Pontarelli, S; Cardarilli, Gc; Re, M; Salsano, A Intervento a convegno
1-gen-2021 A Parallel hardware implementation for 2D hierarchical clustering based on fuzzy logic Cardarilli, Gc; Di Nunzio, L; Fazzolari, R; Panella, M; Re, M; Rosato, A; Spano, S Articolo su rivista
1-gen-2018 A Power Efficient Digital Front-End for Cognitive Radio Systems Cardarilli, Gc; Di Nunzio, L; Fazzolari, R; Nannarelli, A; Re, M Intervento a convegno
1-gen-2021 A pseudo-softmax function for hardware-based high speed image classification Cardarilli, Gc; Di Nunzio, L; Fazzolari, R; Giardino, D; Nannarelli, A; Re, M; Spano, S Articolo su rivista
1-gen-2019 A Q-learning based PSK symbol synchronizer Cardarilli, Gc; Di Nunzio, L; Fazzolari, R; Giardino, D; Matta, M; Re, M; Silvestri, F; Spano, S Intervento a convegno
1-giu-2014 A reconfigurable functional unit for modular operations Cardarilli, Gc; DI NUNZIO, L; Fazzolari, R; Pontarelli, S; Re, M Contributo in libro
1-gen-2019 A reinforcement learning-based QAM/PSK symbol synchronizer Matta, M; Cardarilli, Gc; Di Nunzio, L; Fazzolari, R; Giardino, D; Nannarelli, A; Re, M; Spano, S Articolo su rivista
1-gen-2002 A self-checking cell logic block for fault tolerant FPGAs Pontarelli, S; Cardarilli, Gc; Leandri, A; Ottavi, M; Re, M; Salsano, A Intervento a convegno
1-gen-2004 A signed digit adder with error correction and graceful degradation capabilities Cardarilli, Gc; Ottavi, M; Pontarelli, S; Re, M; Salsano, A Intervento a convegno