A strong dl/dt event in a VLSI circuit can induce a temporary voltage drop and consequent malfunctioning of logic as for instance failing speed paths. This event, called power droop, usually manifests itself in at-speed scan test where a surge in switching activity (capture phase) follows a period of quiescent circuit state (shift phase). Power droop is also present during mission mode operation. However, because of the less predictable occurrence of the switching events in mission mode, usually the values of power droop measured during test are different from those measured in mission mode. To overcome the power droop problem, different mitigation techniques have been proposed. The goal of these techniques is to create a uniform current demand throughout the test. This paper proposes a feedback based droop mitigation technique which can adapt to the droop by reading the level of VDD and modifying real time the current flowing on ad-hoc droop mitigators. It is shown that the proposed solution not only can compensate for droop events occurring during test mode but also can be used as a method of mission mode droop mitigation and yield enhancement if higher power consumption is acceptable.

Pontarelli, S., Ottavi, M., Salsano, A., Zarrineh, K. (2011). Feedback based droop mitigation. In Design, automation & test in Europe conference & exhibition (DATE). IEEE [10.1109/DATE.2011.5763296].

Feedback based droop mitigation

PONTARELLI, SALVATORE;OTTAVI, MARCO;SALSANO, ADELIO;
2011-03-01

Abstract

A strong dl/dt event in a VLSI circuit can induce a temporary voltage drop and consequent malfunctioning of logic as for instance failing speed paths. This event, called power droop, usually manifests itself in at-speed scan test where a surge in switching activity (capture phase) follows a period of quiescent circuit state (shift phase). Power droop is also present during mission mode operation. However, because of the less predictable occurrence of the switching events in mission mode, usually the values of power droop measured during test are different from those measured in mission mode. To overcome the power droop problem, different mitigation techniques have been proposed. The goal of these techniques is to create a uniform current demand throughout the test. This paper proposes a feedback based droop mitigation technique which can adapt to the droop by reading the level of VDD and modifying real time the current flowing on ad-hoc droop mitigators. It is shown that the proposed solution not only can compensate for droop events occurring during test mode but also can be used as a method of mission mode droop mitigation and yield enhancement if higher power consumption is acceptable.
Design, automation & test in Europe conference & exhibition (DATE)
2011
Rilevanza internazionale
mar-2011
Settore ING-INF/01 - ELETTRONICA
English
Intervento a convegno
Pontarelli, S., Ottavi, M., Salsano, A., Zarrineh, K. (2011). Feedback based droop mitigation. In Design, automation & test in Europe conference & exhibition (DATE). IEEE [10.1109/DATE.2011.5763296].
Pontarelli, S; Ottavi, M; Salsano, A; Zarrineh, K
File in questo prodotto:
File Dimensione Formato  
05763296.pdf

solo utenti autorizzati

Licenza: Copyright dell'editore
Dimensione 413.4 kB
Formato Adobe PDF
413.4 kB Adobe PDF   Visualizza/Apri   Richiedi una copia

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/2108/23822
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 3
  • ???jsp.display-item.citation.isi??? 0
social impact