Real-time image processing represents an application field where cellular neural networks best show their powerful capabilities because of the full parallel analogue processing feature. For this purpose, the best performances can be carried out with a one-to-one correspondence between the image pixel and the neural cells. Consequently, this leads to the need to build very large CNN chips. In spite of this, these requirements do not agree with the need of the hardware manufacturer to design small chips, which are more reliable from a VLSI implementation point of view. Among the previously proposed solutions to this leading problem, the authors presented a current-mode interconnection-oriented approach able to carry out wide CNN networks making use of small chips. In the paper a technique to improve the interconnection architecture without any lack of functionality is presented

Sargeni, F., Salerno, M., Bonaiuto, V. (1998). A new time-multiplexed interconnected architecture with buffering system for multi-chip CNN. In Proc of 5-th IEEE International Workshop on CNN and their Application (CNNA 98) (pp.391-396) [10.1109/CNNA.1998.685409].

A new time-multiplexed interconnected architecture with buffering system for multi-chip CNN

SARGENI, FAUSTO;SALERNO, MARIO;BONAIUTO, VINCENZO
1998-01-01

Abstract

Real-time image processing represents an application field where cellular neural networks best show their powerful capabilities because of the full parallel analogue processing feature. For this purpose, the best performances can be carried out with a one-to-one correspondence between the image pixel and the neural cells. Consequently, this leads to the need to build very large CNN chips. In spite of this, these requirements do not agree with the need of the hardware manufacturer to design small chips, which are more reliable from a VLSI implementation point of view. Among the previously proposed solutions to this leading problem, the authors presented a current-mode interconnection-oriented approach able to carry out wide CNN networks making use of small chips. In the paper a technique to improve the interconnection architecture without any lack of functionality is presented
Fifth IEEE International Workshop on Cellular Neural Networks and Their Applications, (CNNA98)
London, UK
1998
5
Rilevanza internazionale
1998
Settore ING-IND/31 - ELETTROTECNICA
English
Intervento a convegno
Sargeni, F., Salerno, M., Bonaiuto, V. (1998). A new time-multiplexed interconnected architecture with buffering system for multi-chip CNN. In Proc of 5-th IEEE International Workshop on CNN and their Application (CNNA 98) (pp.391-396) [10.1109/CNNA.1998.685409].
Sargeni, F; Salerno, M; Bonaiuto, V
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/2108/106024
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 0
  • ???jsp.display-item.citation.isi??? 0
social impact